132 lines
7.3 KiB
C
132 lines
7.3 KiB
C
/*!
|
|
\file gd32e23x_cmp.h
|
|
\brief definitions for the CMP
|
|
|
|
\version 2024-02-22, V2.1.0, firmware for GD32E23x
|
|
*/
|
|
|
|
/*
|
|
Copyright (c) 2024, GigaDevice Semiconductor Inc.
|
|
|
|
Redistribution and use in source and binary forms, with or without modification,
|
|
are permitted provided that the following conditions are met:
|
|
|
|
1. Redistributions of source code must retain the above copyright notice, this
|
|
list of conditions and the following disclaimer.
|
|
2. Redistributions in binary form must reproduce the above copyright notice,
|
|
this list of conditions and the following disclaimer in the documentation
|
|
and/or other materials provided with the distribution.
|
|
3. Neither the name of the copyright holder nor the names of its contributors
|
|
may be used to endorse or promote products derived from this software without
|
|
specific prior written permission.
|
|
|
|
THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
|
|
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
|
WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
|
|
INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
|
|
NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
|
|
PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
|
|
WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
|
|
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
|
|
OF SUCH DAMAGE.
|
|
*/
|
|
|
|
#ifndef GD32E23X_CMP_H
|
|
#define GD32E23X_CMP_H
|
|
|
|
#include "gd32e23x.h"
|
|
|
|
/* CMP definitions */
|
|
#define CMP CMP_BASE /*!< CMP base address */
|
|
|
|
/* registers definitions */
|
|
#define CMP_CS REG32((CMP) + 0x00000000U) /*!< CMP control and status register */
|
|
|
|
/* bits definitions */
|
|
/* CMP_CS */
|
|
#define CMP_CS_CMP0EN BIT(0) /*!< CMP0 enable */
|
|
#define CMP_CS_CMP0SW BIT(1) /*!< CMP switch mode enable */
|
|
#define CMP_CS_CMP0M BITS(2,3) /*!< CMP0 mode */
|
|
#define CMP_CS_CMP0MSEL BITS(4,6) /*!< CMP_IM input selection */
|
|
#define CMP_CS_CMP0OSEL BITS(8,10) /*!< CMP0 output selection */
|
|
#define CMP_CS_CMP0PL BIT(11) /*!< CMP0 output polarity */
|
|
#define CMP_CS_CMP0HST BITS(12,13) /*!< CMP0 hysteresis */
|
|
#define CMP_CS_CMP0O BIT(14) /*!< CMP0 output state bit */
|
|
#define CMP_CS_CMP0LK BIT(15) /*!< CMP0 lock */
|
|
|
|
/* constants definitions */
|
|
/* CMP units */
|
|
typedef enum{
|
|
CMP0, /*!< comparator 0 */
|
|
}cmp_enum;
|
|
|
|
/* CMP operating mode */
|
|
#define CS_CMPXM(regval) (BITS(2,3) & ((uint32_t)(regval) << 2U))
|
|
#define CMP_MODE_HIGHSPEED CS_CMPXM(0) /*!< CMP mode high speed */
|
|
#define CMP_MODE_MIDDLESPEED CS_CMPXM(1) /*!< CMP mode middle speed */
|
|
#define CMP_MODE_LOWSPEED CS_CMPXM(2) /*!< CMP mode low speed */
|
|
#define CMP_MODE_VERYLOWSPEED CS_CMPXM(3) /*!< CMP mode very low speed */
|
|
|
|
/* CMP hysteresis */
|
|
#define CS_CMPXHST(regval) (BITS(12,13) & ((uint32_t)(regval) << 12U))
|
|
#define CMP_HYSTERESIS_NO CS_CMPXHST(0) /*!< CMP output no hysteresis */
|
|
#define CMP_HYSTERESIS_LOW CS_CMPXHST(1) /*!< CMP output low hysteresis */
|
|
#define CMP_HYSTERESIS_MIDDLE CS_CMPXHST(2) /*!< CMP output middle hysteresis */
|
|
#define CMP_HYSTERESIS_HIGH CS_CMPXHST(3) /*!< CMP output high hysteresis */
|
|
|
|
/* CMP inverting input */
|
|
#define CS_CMPXMSEL(regval) (BITS(4,6) & ((uint32_t)(regval) << 4U))
|
|
#define CMP_INVERTING_INPUT_1_4VREFINT CS_CMPXMSEL(0) /*!< CMP inverting input 1/4 Vrefint */
|
|
#define CMP_INVERTING_INPUT_1_2VREFINT CS_CMPXMSEL(1) /*!< CMP inverting input 1/2 Vrefint */
|
|
#define CMP_INVERTING_INPUT_3_4VREFINT CS_CMPXMSEL(2) /*!< CMP inverting input 3/4 Vrefint */
|
|
#define CMP_INVERTING_INPUT_VREFINT CS_CMPXMSEL(3) /*!< CMP inverting input Vrefint */
|
|
#define CMP_INVERTING_INPUT_PA4 CS_CMPXMSEL(4) /*!< CMP inverting input PA4 */
|
|
#define CMP_INVERTING_INPUT_PA5 CS_CMPXMSEL(5) /*!< CMP inverting input PA5 */
|
|
#define CMP_INVERTING_INPUT_PA0_PA2 CS_CMPXMSEL(6) /*!< CMP inverting input PA0 for CMP0 or PA2 for CMP1 */
|
|
|
|
/* CMP output */
|
|
#define CS_CMPXOSEL(regval) (BITS(8,10) & ((uint32_t)(regval) << 8U))
|
|
#define CMP_OUTPUT_NONE CS_CMPXOSEL(0) /*!< CMP output none */
|
|
#define CMP_OUTPUT_TIMER0_BKIN CS_CMPXOSEL(1) /*!< CMP output TIMER0 break input */
|
|
#define CMP_OUTPUT_TIMER0_IC0 CS_CMPXOSEL(2) /*!< CMP output TIMER0_CH0 input capture */
|
|
#define CMP_OUTPUT_TIMER0_OCPRECLR CS_CMPXOSEL(3) /*!< CMP output TIMER0 OCPRE_CLR input */
|
|
#define CMP_OUTPUT_TIMER2_IC0 CS_CMPXOSEL(6) /*!< CMP output TIMER2_CH0 input capture */
|
|
#define CMP_OUTPUT_TIMER2_OCPRECLR CS_CMPXOSEL(7) /*!< CMP output TIMER2 OCPRE_CLR input */
|
|
|
|
/* CMP output polarity*/
|
|
#define CS_CMPXPL(regval) (BIT(11) & ((uint32_t)(regval) << 11U))
|
|
#define CMP_OUTPUT_POLARITY_NONINVERTED CS_CMPXPL(0) /*!< CMP output not inverted */
|
|
#define CMP_OUTPUT_POLARITY_INVERTED CS_CMPXPL(1) /*!< CMP output inverted */
|
|
|
|
/* CMP output level */
|
|
#define CMP_OUTPUTLEVEL_HIGH ((uint32_t)0x00000001U) /*!< CMP output high */
|
|
#define CMP_OUTPUTLEVEL_LOW ((uint32_t)0x00000000U) /*!< CMP output low */
|
|
|
|
/* function declarations */
|
|
/* initialization functions */
|
|
/* CMP deinit */
|
|
void cmp_deinit(cmp_enum cmp_periph);
|
|
/* CMP mode init */
|
|
void cmp_mode_init(cmp_enum cmp_periph, uint32_t operating_mode, uint32_t inverting_input, uint32_t output_hysteresis);
|
|
/* CMP output init */
|
|
void cmp_output_init(cmp_enum cmp_periph, uint32_t output_selection, uint32_t output_polarity);
|
|
|
|
/* enable functions */
|
|
/* enable CMP */
|
|
void cmp_enable(cmp_enum cmp_periph);
|
|
/* disable CMP */
|
|
void cmp_disable(cmp_enum cmp_periph);
|
|
/* enable CMP switch */
|
|
void cmp_switch_enable(void);
|
|
/* disable CMP switch */
|
|
void cmp_switch_disable(void);
|
|
/* lock the CMP */
|
|
void cmp_lock_enable(cmp_enum cmp_periph);
|
|
|
|
/* get state related functions */
|
|
/* get output level */
|
|
uint32_t cmp_output_level_get(cmp_enum cmp_periph);
|
|
|
|
#endif /* GD32E23X_CMP_H */
|